# Physical Insight Toward Heat Transport and an Improved Electrothermal Modeling Framework for FinFET Architectures Mayank Shrivastava, *Member, IEEE*, Manish Agrawal, Sunny Mahajan, Harald Gossner, *Senior Member, IEEE*, Thomas Schulz, Dinesh Kumar Sharma, *Senior Member, IEEE*, and V. Ramgopal Rao, *Senior Member, IEEE* Abstract—We report on the thermal failure of fin-shaped field-effect transistor (FinFET) devices under the normal operating condition. Pre- and postfailure characteristics are investigated. A detailed physical insight on the lattice heating and heat flux in a 3-D front end of the line and complex back end of line—of a logic circuit network—is given for bulk/silicon-on-insulator (SOI) Fin-FET and extremely thin SOI devices using 3-D TCAD. Moreover, the self-heating behavior of both the planar and nonplanar devices is compared. Even bulk FinFET shows critical self-heating. Layout, device, and technology design guidelines (based on complex 3-D TCAD) are given for a robust on-chip thermal management. Finally, an improved framework is proposed for an accurate electrothermal modeling of various FinFET device architectures by taking into account all major heat flux paths. Index Terms—BEOL reliability, electrothermal modeling, ESD, extremely thin silicon on insulator (SOI) (ETSOI), fin-shaped field-effect transistor (FET) (FinFET), thermal fail. #### I. INTRODUCTION ITH THE downscaling of technology down to the 20-nm node, planar devices have shown degraded switching characteristics [1]. This has motivated researchers to come up with a number of nonconventional planar and nonplanar CMOS devices, such as tunnel field-effect transistors (FETs), fin-shaped FETs (FinFETs), nanowire FETs, impact ionization MOS, and extremely thin silicon-on-insulator (SOI) (ETSOI) FETs, as technology options for sub-22-nm node gate lengths [2]–[4]. One such device which shows tremendous potential to scaling, while maintaining CMOS compatibility, is FinFET. FinFET is a nonplanar device with a thin fin between source and drain forming the channel. The thin fin is surrounded by the gate on the top three sides, with thickness and height of the fin defining the effective channel width. Among the two important kinds of FinFETs—SOI and bulk—both the devices Manuscript received December 7, 2011; revised February 5, 2012; accepted February 9, 2012. Date of publication March 8, 2012; date of current version April 25, 2012. This work was supported by Infineon Technologies AG, Munich, Germany (currently, Intel Mobile Communications Gmbh). The review of this paper was arranged by Editor R. Venkatasubramanian. - M. Shrivastava, H. Gossner, and T. Schulz are with Intel Mobile Communications Gmbh, 85622 Munich, Germany (e-mail: mayank.shrivastava@intel.com). - M. Agrawal was with the Indian Institute of Technology Bombay, Mumbai 400 076, India. He is now with Intel Corporation, Bangalore 560 017, India. - S. Mahajan, D. K. Sharma, and V. R. Rao are with the Indian Institute of Technology Bombay, Mumbai 400 076, India (e-mail: rrao@ee.iitb.ac.in). - Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org. Digital Object Identifier 10.1109/TED.2012.2188296 show almost the same on-to-off current ratio [5]–[7]. However, the differences appear due to factors such as junction leakage, parasitic capacitances, etc. In SOI FinFETs, it becomes easier to avoid latchup and achieve desired performance, because of the isolation provided by the buried oxide (BOX) [7], [8]. Alternatively, extremely thin body SOI (ETSOI) FETs were demonstrated as an option for sub-22-nm gate lengths, with advantages such as lower 3-D parasitics, ease of incorporating strain effects, flexibility in width selection, and suppressed random dopant fluctuation [9], [10]. The electrical characteristics of these devices are well understood; however, thermal behavior still needs a detailed study. These devices are expected to suffer from heavy self-heating, as nanoscale dimensions in the devices cause a high thermal resistance between heat source and sink, causing poor thermal coupling. It is due to this self-heating that the saturation currents in SOI devices get reduced by almost 10%-15% and the maximum allowable frequency gets limited [11]. The increase in overall temperature due to the device's self-heating degrades many other important parameters including chip's lifetime [12], [13]. The basic phenomenon behind the self-heating is attributed to electron phonon interaction occurring in the high-electric-field region near the drain-to-channel junction. The detailed physics behind heat generation and its conduction within semiconductors is explained elsewhere [14], [15]. So far, there have been several studies on possible heat flow paths in FinFETs [16]–[21]. Few of them claim interconnect to be the prime heat flow path, while others assume that most of the heat should leave through the substrate of the chip, i.e., silicon (Si) body. As per [17], maximum heat dissipates out through the BOX, whereas [18]–[20] establish the fact that most of the heat indeed gets away from active region through interconnect metals. In [19], authors have compared metal/polygate FinFETs for their impact on the self-heating behavior and have found metal gates to give better thermal performance, thus supporting the fact that significant part of the heat flows through gate contacts and, hence, through interconnects. These investigations [16]–[21] were, however, based on certain assumptions on thermal boundary condition, which are not always realistic. So far, different electrothermal models for the same have been proposed [22]–[24]. The models in [23] and [24] consist of lumped resistances for the entire sections of the device even though the heat flux paths are 3-D in nature. FinFET-like devices necessitate modeling of the sections with finer granularity in order to achieve a better accuracy while including the 3-D nature of heat flux, which is missing in the literature. In addition to this, the boundary conditions in these models [22]-[24] assume an isothermal surface next to the electrical contacts without including the BEOL topology and assuming that most of the heat leaves through BOX. Also, the additional rise in temperature due to hot ambience caused by neighboring devices switching simultaneously has been ignored in previous studies. Moreover, often, adiabatic boundaries are assumed for all other surfaces, which is a debatable issue. Such boundary conditions rule out any heat flux via the bottom silicon substrate. A practical definition of thermal boundary condition is still missing in the literature. In another study, a new device structure was proposed in order to relieve self-heating in FinFET devices [21]. This proposal was based on the thermal boundary conditions discussed in [22]–[24], with the limitations discussed earlier. Extending the previous work on heat flux in realistic BEOL of ETSOI and SOI FinFETs [25], this paper emphasizes our investigations on bulk FinFETs and guidelines for 3-D lumped element modeling. Moreover, this paper performs the following: - 1) establishes practical thermal boundary conditions; - 2) gives a proper understanding of the heat transport by taking into account realistic BEOL structures; - 3) provides design guidelines taking BEOL details into account and their impact on thermal management; - includes additional temperature rise due to hot ambience caused by devices switching simultaneously in the neighborhood; - 5) describes the impact of various FinFET device architectures on thermal management by taking into account all major heat flux paths into account. This paper is arranged as follows. Experimental results and TCAD calibrations are presented in Sections II and III, respectively, while physical insight into the thermal behavior and heat transport in ETSOI and SOI/bulk FinFET devices is given in Section IV. Moreover, we have provided useful FEOL/BEOL design guidelines for sub-22-nm node device options in Section IV, by taking into account complete BEOL/FEOL details in our investigations. A new framework is proposed for an accurate electrothermal modeling of FinFET-like architectures in Section V, which takes all major heat flux paths into account extracted from 3-D TCAD simulation. In Section VI, we have demonstrated the performance of various trigate and tall-fin FinFET architectures using our proposed model. Finally, Section VII concludes this paper. #### II. DEVICE FABRICATION AND EXPERIMENTAL RESULTS Undoped trigate FinFET devices were fabricated with a metal midgap TiN gate and SiON dielectric ( $EOT=1.9~\mathrm{nm}$ ). All fins are processed with a target width of 15 nm and length of 70 nm and are of 60-nm height. # A. Experiments Fig. 1 shows $I_{\rm DS}$ – $V_{\rm DS}$ characteristics of the fabricated Fin-FET devices. While stressing beyond $V_{\rm DS}=1$ V, it can be observed that the device suffers from high impact ionization at Fig. 1. Measured $I_D$ – $V_D$ characteristics of a FinFET device. Mitigated impact ionization at higher bias conditions shows the presence of significant self-heating. lower gate bias under which the drain current is extremely low compared to its ON current $(I_{\rm ON})$ . However, almost negligible impact ionization at higher gate bias (i.e., higher drain current) was observed. It is evident that the observed impact ionization current is due to a high lateral electric field (under low vertical electric field) at smaller gate bias and higher drain bias. There can be two distinct physical arguments for the observed behavior at high drain and gate bias, i.e., high electric field and current density. - The lateral electric field is lowered near the drain under high gate bias, which eventually mitigates impact ionization at drive current. - 2) Under high drive current and high lateral electric field, the device gives rise to a significantly higher lattice temperature, which eventually degrades the generation of excess carriers from impact ionization [26], [27]. TCAD simulations prove that self-heating is the dominating effect. The device significantly suffers from self-heating even under low operating condition ( $\sim\!2\times V_{\rm DD}$ ). It is worth mentioning that the device failed after three to four measurements when it was stressed under $V_{\rm DS}=V_{\rm GS}=2~{\rm V}~(\sim\!2\times V_{\rm DD}).$ Fig. 2 compares the leakage behavior of the virgin device and the failed device. It is evident from Fig. 2 that the device suffered a thermal failure, which further motivates the requirement of modeling electrothermal behavior in various FinFET architectures. #### B. Discussion In order to validate our arguments and motivation, Fig. 3 shows a typical failure picture of a FinFET device stressed for 100 ns under a high current (= 6 mA/ $\mu$ m) and a high electric field ( $V_{\rm DRAIN}=3$ V), which can easily lead to thermal failure by giving rise to a lattice temperature ( $T_{\rm MAX}$ )¹ above 1000 K [28]. Moreover, our TCAD simulations predict a temperature rise of 400 K–500 K under nominal operating conditions (i.e., $V_{\rm DD}=1$ V and $I_{\rm ON}\sim0.5$ mA/ $\mu$ m), when stressed for 1 ms. Based on these observations, one can easily predict the thermal $<sup>^1</sup>T_{\mathrm{MAX}} \propto \int J.Edt$ , where J is the current density, E is the electric field, and dt is the stress time. Fig. 2. (a) and (b) Post- and prefailure currents. The figures show significantly high leakage current after three measurements. Postfailure characteristics show a very low resistance path from drain to gate and from drain to source, which in conjunction with self-heating behavior (Fig. 1) validates an early thermal failure Fig. 3. SEM (failure analysis) picture of a FinFET device, which shows a typical thermal fail of the device under ESD-like stress condition. behavior of FinFETs or similar nanoscale devices operating at an ON current $\sim$ 1 mA/ $\mu$ m or higher [29]. #### III. MODEL CALIBRATION AND TCAD FRAMEWORK A well-calibrated 3-D device simulation deck was used for this work where the source/drain and channel doping profiles of realized devices were extracted from Monte Carlo implant (atomistic) simulations [30]. Fig. 4 shows the calibration of TCAD model parameters for drift-diffusion transport considering quantum corrections at the oxide-silicon channel inter- Fig. 4. Calibration of TCAD models for 3-D drift–diffusion transport (considering quantum corrections) with experimental data. Note that the left and right *y*-axes are on linear and log scales, respectively. Fig. 5. (a) Two-stage driving inverter with full BEOL definition. (b) Temperature distribution up to seven metal layers which shows the impact of boundary conditions. face, which is carefully matched with the experimental data. The channel in FinFET is on the sidewall of the fin that lies on a (110) plane, if the device is fabricated on a wafer having orientation (100). Due to the dissimilar effective mass values along the various axes, hole mobility in FinFET gets enhanced, and electron mobility gets degraded as compared to conventional planar devices with (100) surface orientation [31]. Sidewall roughness, stress, and strain also affect the mobility. Since the default model parameters of the device simulator are for (100) plane, the mobility model parameters have been modified for (110) plane. The values of the model parameters were then extrapolated to 22-nm $L_G$ devices as described in [32]. The contact resistivity value chosen for all simulations is $2.4 \times 10^{-8} \ \Omega \cdot \mathrm{cm}^2$ . In order to fully capture the heat flux through various interconnect lines and interlayer dielectric (ILD) regions, a two-stage Inverter-driving-inverter with full BEOL definition is realized for TCAD simulations, which is shown in Fig. 5. Layout rules for 22-nm length scale were taken from predictive | TABLE I | |-------------------------------------------| | DIMENSIONAL/LAYOUT AND THERMAL PARAMETERS | | TAKEN FROM [30], [33], AND [34] | | Symbol | Quantity | Values used in this work | |---------------------|--------------------------------------------|--------------------------| | $L_G$ | Channel Length | 22nm | | $W_{FIN}$ | Fin Width | 8nm | | $W_{interconnect}$ | Interconnect Metal Width | 28nm | | $H_{interconnect}$ | Interconnect Metal Height | 59nm | | $L_{contact}$ | Length of Contact Hole | 22nm | | $W_{contact}$ | Width of Contact Hole | 22nm | | $H_{contact}$ | Height of Contact Hole | 115nm | | $H_{Box}$ | Buried Oxide Thickness | 100nm | | $H_{FIN}$ | Fin Height | 30nm | | $H_{gate}$ | Metal Gate Height | 70nm | | $L_{SourceFin}$ | Length of Source Fin | 30nm | | $L_{DrainFin}$ | Length of Drain Fin | 30nm | | $L_{Pad}$ | Length of Contact pad | 40nm | | $W_{Pad}$ | Width of Contact Pad | 50nm | | $t_{Si}$ | Silicon Thickness below BOX | 980-250μm | | $L_{NitrideSpacer}$ | Nitride Spacer thickness | 25nm | | $L_{GatePad}$ | Length of Gate Contact Pad | 40nm | | $W_{GatePad}$ | Width of Gate Contact Pad | 50nm | | $H_{NitrideSpacer}$ | Height of Nitride Spacer | 70nm | | $L_{interconnect}$ | Total Interconnect Height | 1.2µm | | $K_{ m Nitride}$ | Nitride Thermal Conductivity | 18.5 W/K-m | | $K_{Metal}$ | Metal Thermal Conductivity | 385 W/K-m | | $K_{BOX}$ | Buried Oxide Thermal Conductivity | 1.4 W/K-m | | $K_{ox}$ | Gate Oxide Thermal Conductivity | 1.35 W/K-m | | $K_{finSi}$ | Silicon S/D Thermal Conductivity | 62 W/K-m | | $K_{gate}$ | Gate Metal Thermal Conductivity | 238 W/K-m | | $K_{channelSi}$ | Silicon Channel/Fin Thermal Conductivity | 25 W/K-m | | $K_{ILD}$ | Interlayer Dielectric Thermal Conductivity | 1.4 W/K-m | | $K_{bottomSi}$ | Thermal Conductivity of Silicon below BOX | 148 W/K-m | technology model [33]. The simulation approach used in this work is to extract quasi-static temperature (i.e., the worst case temperature), which should be the cumulative rise in peak temperature after 1000 s of pulses, and is discussed in our work elsewhere [20]. Thermal properties of various regions are calibrated as per their exact dimensions and region-specific material used in a typical CMOS process flow. Table I shows various layout/dimensional and calibrated thermal parameters used for TCAD simulations. The same is used later for deriving a modified electrothermal model and related framework. #### IV. PHYSICAL INSIGHT AND DESIGN GUIDELINES Figs. 5(b) and 6 show the temperature distribution across BEOL (i.e., along the interconnect metals) and FEOL (i.e., in the active regions) of a two-stage inverter designed using FinFET devices. Fig. 6 shows that hot spot is located near the drain-to-channel junction. Channel current under the influence of high lateral electric field at drain-to-channel junction leads to strong heat dissipation (due to the phonon generation), which eventually gives rise to a significant lattice temperature. Moreover, Fig. 7 shows that maximum contribution of heat flux is through metal interconnect instead of Si body unlike the theories presented in [17]. This was observed for SOI FinFET, ETSOI devices, as well as for bulk FinFETs too. This behavior is attributed to the following: 1) high thermal resis- Fig. 6. (a) Heat flux per unit area from various heat sinkers (or thermal contacts). (b) Temperature distribution across the interconnect metals and active (Si) region along different planes. The figures show the following: 1) NMOS has a higher temperature rise as compared to PMOS; 2) devices close to I/O pads have lower heating as compared to others, which is due to better cooling conditions; and 3) maximum heat flux is through interconnect metals as compared to BOX and ILD layers. tance of the silicon substrate compared to metal interconnects; 2) significantly lower thermal conductivity of thin silicon fins; and 3) substrate/Si-body topology in bulk FinFETs. A simple calculation shows that the thermal resistance of a Si body Fig. 7. Percentage of heat flux coming out from various parts of the investigated logic network designed using (a) SOI FinFET, (b) bulk FinFET, and (c) ETSOI devices, respectively. The figures show that most of the thermal energy flows through interconnect metals, whereas the back side of the chip (Si body) has a negligible contribution on the overall heat flux coming out of the chip. was $15\times$ higher compared to that of a metal interconnect. Note that the thermal resistances (for a unit cross section area) of 100-nm-thick BOX, 1- $\mu$ m-long metal interconnect, and 250- $\mu$ m-thick Si body are 71 nK · m²/W, 2.6 nK · m²/W, and 1.7 $\mu$ K · m²/W, respectively. Such a high thermal resistance contributed by Si body leads to most of the heat to sink into the overlying back-end metallization instead of the silicon body. Moreover, substrate topology in bulk FinFETs (a narrow inactive fin surrounded by STI, which is in between hot spot and large Si body) does not allow dumping all heat in the Si body in a similar fashion as it does for planar bulk MOS devices. Note that NMOS devices have a higher temperature rise as compared to PMOS, which is due to a relatively higher drive current of NMOS device. ## A. Impact of Device Scaling Fig. 8 shows the impact of technology scaling over the self-heating behavior. As a rule of thumb [34], if a FinFET device with a fin width $(W_{\rm FIN})$ of 15 nm and a channel length $(L_G)$ of 25 nm scales down to $L_G=16$ nm, its fin width should also scale down from 15 down to 8 nm, in order to keep the leakage unchanged. This will eventually scale down the fin height from 45 down to 24 nm, to keep the aspect ratio unchanged. Considering the trends shown in Fig. 8 and the aforementioned rule of thumb, one can get an indication that technology scaling should not affect the thermal performance significantly if fin width and fin height are scaled simultaneously with channel length scaling. Moreover, Fig. 9 shows self-heating effects in the logic network designed using ETSOI device. It is evident from Figs. 8 and 9 that ETSOI devices suffer less from self-heating compared to FinFET device. It is worth mentioning that the rise in lattice temperature depends on the following: 1) volume of power source (active region); 2) volume of heat sink in the surrounding area; and 3) thermal boundary conditions in the exteriors which define the quasi-static temperature rise. Relaxed lattice temperature Fig. 8. Impact of scaling gate length and fin height on the self-heating behavior. The figure shows the following: 1) ETSOI device has a smaller temperature rise as compared to FinFET device, and 2) fin height scaling in FinFET device (similar to active area scaling of ETSOI) and gate length scaling can counterbalance the self-heating effect. Fig. 9. Self-heating in ETSOI devices. It shows relaxed self-heating in ETSOI device, which is due to lower volume of power source while keeping the BEOL same. in ETSOI device can be attributed to a smaller power density within a given volume of active Si region in ETSOI device compared to the same in FinFET device, while keeping the BEOL definition identical for both the devices. ## B. Impact of Wafer Thickness and Interconnect Height In order to validate our argument about the significant rise in lattice temperature due to a $15\times$ higher thermal resistance of Si body compared to that of metal interconnect, the impact of Si-body thickness and interconnect height is investigated in this section. Fig. 10(a) shows that, when the substrate thickness was greatly reduced, the rise in overall temperature relaxes significantly, which is attributed to an increased flow of thermal energy through heat sink connected with the Si body as shown in Fig. 10(b). Moreover, Fig. 11 shows that, when the interconnect height is increased, the overall temperature rises significantly for a thicker substrate ( $T_{\rm Si}=950~{\rm m}$ ) as well as for a thinner substrate ( $T_{\rm Si}=250~{\rm \mu m}$ ). On the other hand, Fig. 10. Figure shows the impact of wafer/silicon thickness $(T_{\rm Si})$ on the (a) self-heating behavior and (b) flow of energy (i.e., heat flux) through the heat sinks connected with interconnect metals and silicon substrate (back side of the chip). Fig. 11. Impact of interconnect height on the (a) self-heating behavior and (b) heat flux through heat sinks connected with interconnect metals and silicon substrate of SOI as well as bulk FinFETs with $T_{\rm Si}=950$ and $200~\mu{\rm m}$ . Fig. 12. Figure shows the rise in temperature along the bulk FinFET inverter (single stage) for two different cases (a) $T_{\rm Si}=25~\mu{\rm m}$ and (b) $T_{\rm Si}=250~\mu{\rm m}$ . heat flux through the back side of the chip was insensitive to $T_{\rm Si}=950~\mu{\rm m}$ ; however, it increases with the interconnect height for $T_{\rm Si}=250~\mu{\rm m}$ case as shown in Fig. 12. Fig. 13 shows a significant difference in temperature distribution across the inverter stage for $T_{\rm Si}=250~\mu{\rm m}$ and $T_{\rm Si}=25~\mu{\rm m}$ . Overall, Figs. 7–13 show that there is no difference in the self-heating behavior in SOI and bulk FinFETs. This further supports the motivation for a better approach of modeling thermal behavior in these nanoscale devices. # C. Impact of Layout and Material's Thermal Parameters Fig. 13 shows that the interconnect metal thickness $(\sim 3 \times \lambda)$ and its thermal conductivity have a significant impact on the self-heating behavior. Increasing (decreasing) the interconnect Fig. 13. Impact of interconnect half pitch (lambda) and interconnect thermal conductivity on the self-heating behavior of ETSOI and SOI and bulk FinFETs. dimensions improves (degrades) the thermal performance due to lower (higher) thermal resistance. Moreover, increasing the interconnect metal's thermal conductivity reduces the thermal resistance and improves the cooling conditions, which eventually leads to a significantly relaxed temperature rise. It is worth pointing out that lattice temperature was significantly relaxed ( $\Delta T \leq 10 \text{ K}$ ) when the interconnect thermal conductivity was equivalent to carbon nanotube (CNT)-like material $(\sim 35 \text{ W/K} \cdot \text{cm})$ [25]. This could be a strong motivation toward replacing the interconnect metal by CNT-like high-thermalconductivity materials for a robust thermal management in nanoscale nonplanar CMOS. However, this has a penalty of increased process complexity required to reduce the intrinsic interface resistance associated with CNT. For example, a graphite capping layer may be required between the metal silicide and the CNT interconnect/via in order to reduce the interface resistance, as has been reported recently [35]. Fig. 14 shows the impact of ILD thermal conductivity and BOX thickness on the self-heating behavior. Increasing the ILD's thermal conductivity slightly relaxes the rise in lattice temperature. This is due to the fact that increasing ILD thermal conductivity improves thermal coupling of ILD material with metal interconnects, which eventually reduces the effective thermal resistance between the heat source and the heat sink. This further gives us a motivation toward the requirement for higher granularity in the lumped element electrothermal model. On the other hand, due to a very weak thermal coupling between the heat sink and the active region through BOX region, improving the BOX material's thermal conductivity has no impact on the self-heating behavior contrary to the results presented earlier [21], [22]. # D. Parameters Insensitive to Thermal Behavior Before we discuss further, it is worth mentioning that the following have no significant impact on the self-heating behavior of both the FinFET and ETSOI devices (data not shown here): 1) BOX thickness; 2) ILD thickness; 3) active area pitch; 4) gate oxide thickness; and 5) epitaxial (raised S/D) thickness. BOX thickness has a negligible impact due to the significantly lower thermal coupling between the power source (active Si Fig. 14. Impact of BOX's and ILD's thermal conductivities on the self-heating behavior of ETSOI and SOI and bulk FinFETs. fin) and the heat sink connected at the back side of Si body via BOX. Gate oxide has almost a negligible impact on self-heating effects because of its extremely low thermal resistance (due to its physical thickness) compared to that of metal interconnects. #### V. Modified Modeling Framework Based on our understanding of heat flux paths, interregion thermal coupling, and various key contributors toward the self-heating behavior, a thermal resistance network is derived by the following: 1) discretizing the device into a finer mesh of resistances along the dominant heat flux paths within the device; 2) considering the 3-D nature of device and associated heat flux moving out of the device; and 3) thermal coupling between adjacent regions. #### A. Building Blocks The device is divided into sections where each section of the device (fin, channel, gate, source, drain, spacer, and interconnects) is further subdivided into smaller elements (i.e., "Block," "Ch," and "Pad"). Fig. 15(a) shows the block element, which models the nonchannel regions of the fin, the gate, and spacers. $R_1$ , $R_3$ , and $R_5$ account for the heat flux path via the BOX and the Si body (bulk Si). $R_2$ and $R_4$ model the path along the length of the element. The other $R_{\mathrm{xy}}$ resistances model the lateral heat conduction paths and serve to couple the adjacent regions via the ILD. Moreover, Fig. 15(b) shows the channel element (Ch) used for modeling the heat conduction through a channel region. Finally, Fig. 15(c) shows contact pad element (Pad), which models the gate, source, and drain contact pads. $R_0$ models the heat flux path from fin to pad. $R_i$ accounts for the heat flux path to interconnects through the via, and $R_b$ models the heat flux path via BOX and the Si body (bulk Si). $R_1$ and $R_2$ resistances model lateral heat conduction paths for coupling of pads to adjacent fins. In addition to the heat flux paths modeled by the block element, this model adds $R_{\rm ox}$ for the additional heat flux path through the gate oxide. The parameters of the nominal FinFET device are presented in Table I. Various thermal resistances for the basic building blocks of the model mentioned earlier are derived in the Appendix. A complete 3-D Fig. 15. Overall approach for the thermal-resistance-network-based model for electrothermal simulations. (a) Block element of the model (Block). (b) Channel element (Ch). (c) Pad element (Pad). Fig. 16. Complete 3-D representation of the thermal model used for various FinFET architectures. representation of the thermal model used for various FinFET architectures is shown in Fig. 16. #### B. Heat Source and Boundary Conditions Joule heating (near the drain end of the channel) and classical heat diffusion are considered for computing the total rise in lattice temperature using the relation $\nabla(\lambda \nabla T) = -\eta$ , where $\lambda$ is the thermal conductivity of various heat flux paths (given in Table I); heat generated $(\eta)$ is approximated from the product of the current density (J) and the electric field (E). For this study, J and E values where extracted from 3-D TCAD simulations. Isothermal boundary conditions with an $ambient\ temperature = 300\ K$ (outside of the chip) is considered. #### C. Validation Fig. 17 shows that the model derived from the proposed framework gives an excellent fit with the predictions made from Fig. 17. Figure shows matching of model predictions with TCAD data without any fitting parameter. This validates the accuracy of the proposed modeling framework. #### TABLE II INFLUENCE OF KEY DEVICE/TECHNOLOGY/MATERIAL PARAMETERS OVER SELF HEATING BEHAVIOR, DERIVED FOR TWO DIFFERENT CASES: (A) WHEN CHANGE IN ELECTRICAL CONDITIONS WERE CONSIDERED AND (B) SOLE IMPACT OF THERMAL BOUNDARY CONDITIONS | Parameters | Impact including change in | Sole impact of Thermai | |------------|-----------------------------------------------------------|-----------------------------------------------------------| | | electrical conditions | Boundary Conditions | | $K_M$ | $\uparrow K_M \rightarrow \downarrow \downarrow T_{MAX}$ | $\uparrow K_M \rightarrow \downarrow \downarrow T_{MAX}$ | | λ | $\uparrow \lambda \rightarrow \downarrow T_{MAX}$ | $\uparrow \lambda \rightarrow \downarrow T_{MAX}$ | | $H_{FIN}$ | $\downarrow H_{FIN} \rightarrow \downarrow T_{MAX}$ | $\downarrow H_{FIN} \rightarrow \downarrow T_{MAX}$ | | $H_{Box}$ | $\downarrow \uparrow T_{BOX} \rightarrow \bullet T_{MAX}$ | $\downarrow \uparrow T_{BOX} \rightarrow \bullet T_{MAX}$ | | $K_{BOX}$ | $\downarrow \uparrow K_{BOX} \rightarrow \bullet T_{MAX}$ | $\downarrow \uparrow K_{BOX} \rightarrow \bullet T_{MAX}$ | | $W_{FIN}$ | $\downarrow W_{FIN} \rightarrow \downarrow T_{MAX}$ | $\uparrow W_{FIN} \rightarrow \downarrow T_{MAX}$ | | $K_{ILD}$ | $\uparrow K_{ILD} \rightarrow \downarrow T_{MAX}$ | $\uparrow K_{ILD} \rightarrow \downarrow T_{MAX}$ | | $L_G$ | $\downarrow L_G \rightarrow \uparrow T_{MAX}$ | $\downarrow L_G \rightarrow \bullet T_{MAX}$ | TCAD (and summarized in Table II) without including any fitting parameter. ## VI. TRIGATE VERSUS TALL-FIN FINFETS This section investigates the self-heating behavior of some other FinFET device architectures using our derived model and compares the same with TCAD-derived predictions. Fig. 18 compares three different device configurations, i.e., (a) trigate FinFET [Aspect Ratio (AR) = 1 with $W_{\rm FIN} = 30$ nm, (b) tall-fin (AR = 7) FinFET with fin volume conserved, and (c) tall-fin (AR = 7) FinFET with fin-to-gate interface area conserved. Configuration "b" keeps the thermal resistance along the length of the fin the same as in the trigate FinFET—configuration "a." This allows us to investigate the impact of the other conduction path, i.e., from the channel to the Fig. 18. Self-heating behavior predicted by the proposed model for trigate and tall-fin architectures on bulk and SOI substrates. gate contact (via the gate oxide + gate metal). Configuration "c" keeps the thermal resistance from the channel to the gate contact the same as in the trigate FinFET and allows us to study the effect of the other conduction paths, i.e., along the length of the channel. Overall, Fig. 18 shows that the trigate architecture has a better thermal performance in comparison to both the tall-fin configurations, which is attributed to increased Si volume underneath the active fin region or hot spot. This helps in dumping most of the heat into the Si body in a similar fashion as it does for planar bulk MOS devices. It is worth pointing out that this behavior is in a good agreement with the predictions made from TCAD. ## VII. CONCLUSION We have studied the thermal failure of FinFET devices under nominal operating conditions. Our work clearly establishes the fact that, due to a huge thermal resistance contributed by the Si body and the 3-D topology of Si substrate in bulk FinFET structures, there is no difference in the thermal behavior of bulk and SOI FinFET devices. Trigate FinFET devices and planar ETSOI devices were found to have better thermal performance compared to various tall-fin FinFET (bulk/SOI) architectures. CNT-like high-thermal-conductivity materials for interconnects were found to be the key requirement to resolve the thermal issues in these nanoscale CMOS technologies. The importance of thermal boundary conditions is discussed. Our results demonstrate that, in order to build a 3-D thermal resistance network for FinFET-like devices, proper knowledge of various heat flux paths and thermal coupling between the various regions or blocks must be considered. Based on this knowledge, a new framework is proposed in this paper for accurate electrothermal modeling of nanoscale FinFET devices. This modified model takes into account the 3-D nature of the device and includes the possible heat flux paths and necessary thermal coupling between the different regions/blocks of the device. It was found that scaling of all the layout/technology parameters does not have the same impact on the self-heating behavior, i.e., only a few parameters in BEOL have the maximum impact. Based on our investigations, a design guideline is extracted and summarized for robust thermal management. #### APPENDIX Various thermal resistances for the basic building blocks of the model mentioned in Section V are derived in this section. *Drain/Source*, Fin (Blocks): $$R_{1} = \frac{\frac{H_{\text{BOXeff}}}{W_{\text{fin}} \times L_{\text{finelement}}}}{\frac{H_{\text{BOXeffbulk}}}{W_{\text{fin}} \times L_{\text{finelement}}}}{\frac{H_{\text{BOXeffbulk}}}{W_{\text{fin}} \times L_{\text{finelement}}}} (\text{Bulk})$$ $$R_{1} = \frac{\frac{H_{\text{BOXeffbulk}}}{W_{\text{fin}} \times L_{\text{finelement}}}}{\frac{L_{\text{finelement}}}{2 \times k_{\text{finSi}} \times W_{\text{fin}} \times H_{\text{fin}}}}$$ $$R_{2} = \frac{\frac{L_{\text{finelement}}}{2 \times k_{\text{finSi}} \times W_{\text{fin}} \times H_{\text{fin}}}}{\frac{L_{\text{finelement}}}{2 \times k_{\text{finSi}} \times W_{\text{fin}} \times H_{\text{fin}}}}$$ $$R_{3} = \frac{\frac{L_{\text{finelement}}}{2 \times k_{\text{BOX}}} + \frac{1}{\alpha_{\text{eff}}}}}{\frac{1}{2 \times k_{\text{BOX}}}} (\text{SOI})$$ $$R_{3} = \frac{\frac{H_{\text{BOXeffbulk}}}{12 \times k_{\text{BOX}}} + \frac{1}{\alpha_{\text{eff}}}}}{\frac{1}{2 \times k_{\text{BOX}}}} (\text{SOI})$$ $$R_{5} = \frac{\frac{H_{\text{BOXeffbulk}}}{4 \times k_{\text{BOX}}} + \frac{1}{\alpha_{\text{eff}}}}}{\frac{1}{4 \times k_{\text{BOX}}}} (\text{SOI})$$ $$R_{5} = \frac{\frac{H_{\text{BOXeffbulk}}}{4 \times k_{\text{BOX}}} + \frac{1}{\alpha_{\text{eff}}}}}{\frac{1}{4 \times k_{\text{BOX}}}} (\text{SOI})$$ $$R_{61} = \frac{\frac{H_{\text{BOXeffbulk}}}{4 \times k_{\text{BOX}}} + \frac{1}{\alpha_{\text{eff}}}}}{\frac{1}{4 \times k_{\text{ILD}}} \times L_{\text{finelement}}} \times H_{\text{fin}}}$$ $$R_{63} = \frac{W_{\text{pad}} - W_{\text{fin}}}{4 \times k_{\text{ILD}} \times L_{\text{finelement}} \times H_{\text{fin}}}}$$ $$R_{65} = \frac{W_{\text{pad}} - W_{\text{fin}}}{8 \times k_{\text{ILD}} \times L_{\text{finelement}} \times H_{\text{fin}}}}$$ $$R_{71} = \frac{W_{\text{pad}} - W_{\text{fin}}}{4 \times k_{\text{ILD}} \times L_{\text{finelement}} \times H_{\text{fin}}}$$ $$R_{73} = \frac{W_{\text{pad}} - W_{\text{fin}}}{4 \times k_{\text{ILD}} \times L_{\text{finelement}} \times H_{\text{fin}}}}$$ $$R_{75} = \frac{W_{\text{pad}} - W_{\text{fin}}}{8 \times k_{\text{ILD}} \times L_{\text{finelement}} \times H_{\text{fin}}}}$$ $$H_{\text{BOX}_{\text{eff}}} = H_{\text{BOX}} + \frac{H_{\text{BottomSi}} \times k_{\text{BOX}}}{k_{\text{BottomSi}}}$$ $$k_{\text{BottomSi}}$$ $$L_{\text{element}} = \frac{L_{\text{fin}}}{N_{\text{fin}}}.$$ ## Drain/Source/Gate Contacts (Pad): $$\begin{split} R_1 &= \frac{W_{\rm pad}}{2 \times k_{\rm nonchannelSi} \times H_{\rm SD} \times L_{\rm pad}} \\ R_2 &= \frac{W_{\rm pad}}{2 \times k_{\rm nonchannelSi} \times H_{\rm SD} \times L_{\rm pad}} \\ R_O &= \frac{(L_{\rm pad} - L_{\rm contact}) \times 2.3025 \times \log\left(\frac{W_{\rm contact}}{W_{\rm fin}}\right)}{2 \times k_{\rm nonchannelSi} \times H_{\rm SD} \times (W_{\rm contact} - W_{\rm fin})} \\ R_i &= \frac{H_{\rm contact}}{k_{\rm contact} \times L_{\rm contact} \times W_{\rm contact}} \\ R_b &= \frac{H_{\rm BOX_{\rm eff}}}{k_{\rm BOX} \times W_{\rm pad} \times L_{\rm pad}} + \frac{1}{\alpha_{\rm eff} \times W_{\rm pad} \times L_{\rm pad}}} \\ R_b &= \frac{1}{\frac{k_{\rm BOX} \times (W_{\rm pad} - W_{\rm fin}) \times L_{\rm pad}}{H_{\rm BOX_{\rm eff}}}} + \frac{k_{\rm BOX} \times (W_{\rm pad} - W_{\rm fin}) \times L_{\rm pad}}}{H_{\rm BOX_{\rm eff}}} \\ &+ \frac{\alpha_{\rm eff}}{W_{\rm pad} \times L_{\rm pad}}} (\rm Bulk). \end{split}$$ Channel (Block and Ch): $$R_{\rm ox} = \frac{t_{\rm ox}}{2 \times k_{\rm ox} \times H_{\rm fin} \times L_{\rm channel} + k_{\rm ox} \times W_{\rm fin} \times L_{\rm channel}}$$ #### ACKNOWLEDGMENT The authors would like to thank the Microelectronics Group, Indian Institute of Technology Bombay, Mumbai, India; W. Molzer; and Intel Mobile Communications Gmbh, Munich, Germany, for various interesting discussions on this topic. #### REFERENCES - [1] B. Parvais, A. Mercha, N. Collaert, R. Rooyackers, I. Ferain, M. Jurczak, V. Subramanian, A. De Keersgieter, T. Chiarella, C. Kerner, L. Witters, S. Biesemans, and T. Hoffman, "The device architecture dilemma for CMOS technologies: Opportunities and challenges of FinFET over planar MOSFET," in *Proc. Symp. VLSI Technol., Syst. Appl.*, 2009, pp. 80–81. - [2] H. Kawasaki, M. Khater, M. Guillorn, N. Fuller, J. Chang, S. Kanakasabapathy, L. Chang, R. Muralidhar, K. Babich, Q. Yang, J. Ott, D. Klaus, E. Kratschmer, E. Sikorski, R. Miller, R. Viswanathan, Y. Zhang, J. Silverman, Q. Ouyang, A. Yagishita, M. Takayanagi, W. Haensch, and K. Ishimaru, "Demonstration of highly scaled FinFET SRAM cells with high-κ/metal gate and investigation of characteristic variability for the 32 nm node and beyond," in *IEDM Tech. Dig.*, 2008, pp. 1–4. - [3] Y. Jiang, T. Y. Liow, N. Singh, L. H. Tan, G. Q. Lo, D. Chan, and D. L. Kwong, "Nanowire FETs for low power CMOS applications featuring novel gate-all-around single metal FUSI gates with dual $\Phi m$ and VT tune-ability," in *IEDM Tech. Dig.*, 2008, pp. 1–4. - [4] J.-P. Colinge, FinFETs and Other Multi-Gate Transistors. New York: Springer-Verlag, 2008. - [5] C. R. Manoj, N. Meenakshi, V. Dhanya, and V. R. Rao, "Device design & optimization considerations for bulk FinFETs," *IEEE Trans. Electron Devices*, vol. 55, no. 2, pp. 609–615, Feb. 2008. - [6] T.-S. Park, H. J. Cho, J. D. Choe, S. Y. Han, D. Park, K. Kim, E. Yoon, and J.-H. Lee, "Characteristics of the full CMOS SRAM cell using body-tied TG MOSFETs (bulk FinFETs)," *IEEE Trans. Electron Devices*, vol. 53, no. 3, pp. 481–487, Mar. 2006. - [7] K. Okano, T. Izumida, H. Kawasaki, A. Kaneko, A. Yagishita, T. Kanemura, M. Kondo, S. Ito, N. Aoki, K. Miyano, T. Ono, K. Yahashi, K. Iwade, T. Kubota, T. Matsushita, I. Mizushima, S. Inaba, K. Ishimaru, K. Suguro, K. Eguchi, Y. Tsunashima, and H. Ishiuchi, "Process integration technology and device characteristics of CMOS Fin-FET on bulk silicon substrate with sub-10 nm fin width and 20 nm gate length," in *IEDM Tech. Dig.*, 2008, pp. 721–724. - [8] L. T. Su, J. E. Chung, D. A. Antoniadis, K. E. Goodson, and M. I. Flik, "Measurement and modeling of self-heating in SOI nMOSFETs," *IEEE Trans. Electron Devices*, vol. 41, no. 1, pp. 69–75, Jan. 1994. - [9] O. Weber, O. Faynot, F. Andrieu, C. Buj-Dufournet, F. Allain, P. Scheiblin, J. Foucher, N. Daval, D. Lafond, L. Tosti, L. Brevard, O. Rozeau, C. Fenouillet-Beranger, M. Marin, F. Boeuf, D. Delprat, K. Bourdelle, B.-Y. Nguyen, and S. Deleonibus, "High immunity to threshold voltage variability in undoped ultra-thin FDSOI MOSFETs and its physical understanding," in *IEDM Tech. Dig.*, 2008, pp. 1–4. - [10] M. Shrivastava, B. Verma, M. S. Baghini, C. Russ, D. K. Sharma, H. Gossner, and V. R. Rao, "Benchmarking the device performance at sub 22 nm node Technologies using an SoC framework," in *IEDM Tech. Dig.*, 2009, pp. 1–4. - [11] K. A. Franch and R. L. Jenkins, "Impact of self-heating on digital SOI and strained-silicon CMOS circuits," in *Proc. IEEE Int. SOI Conf.*, 2003, pp. 161–163. - [12] S. K. Cheng and P. Manos, "Effects of operating temperature on electrical parameters in an analog process," *IEEE Circuits Devices Mag.*, vol. 5, no. 4, pp. 31–38, Jul. 1989. - [13] Y.-K. Choi, D. Ha, E. Snow, J. Bokor, and T.-J. King, "Reliability study of CMOS FinFETs," in *IEDM Tech. Dig.*, 2003, pp. 7.6.1–7.6.4. - [14] K. E. Goodson and P. Eric, "Thermal phenomena in nanoscale transistors," in *Proc. Conf. Thermal Thermo Mech. Phenom. Electron. Syst.*, 2004, pp. 1–7. - [15] A. D. McConnell and K. E. Goodson, "Thermal conduction in silicon micro- and nano structures," in *Proc. Annu. Rev. Heat Transf.*, 2005, pp. 129–168. - [16] M. Berger and Z. Chai, "Estimation of heat transfer in SOI-MOSFET," IEEE Trans. Electron Devices, vol. 38, no. 4, pp. 871–875, Apr. 1991. - [17] S. P. Sinha, M. Pelella, C. Tretz, and C. Riccobene, "Assessing circuit level impact of self-heating in 0.13 $\mu$ m SOI CMOS," in *Proc. SOI Conf.*, 2001, pp. 101–102. - [18] F. Yu and M.-C. Cheng, "Heat flow in SOI current mirrors," in *Proc. Semicond. Device Res. Symp.*, 2003, pp. 392–393. - [19] R. V. Joshi, C. T. Chuang, K. Keunwoo, J. Y. Murthy, and E. J. K. Nowak, "Self-consistent and efficient electro thermal analysis for poly/metal gate FinFETs," in *IEDM Tech. Dig.*, 2006, pp. 1–4. - [20] M. Shrivastava, M. S. Baghini, D. K. Sharma, and V. R. Rao, "A novel bottom spacer FinFET structure for improved short-channel, power-delay, and thermal performance," *IEEE Trans. Electron Devices*, vol. 57, no. 6, pp. 1287–1294, Jun. 2010. - [21] Z. X. Zhang, Q. Lin, M. Zhu, and C. L. Lin, "A new structure of SOI MOSFET for reducing self-heating effects," *Ceram. Int.*, vol. 30, no. 7, pp. 1289–1293, 2004. - [22] S. Kolluri, K. Endo, E. Suzuki, and K. Banerjee, "Modeling and analysis of self-heating in FinFET devices for improved circuit and EOS/ESD performance," in *IEDM Tech. Dig.*, 2007, pp. 177–180. - [23] B. Swahn and S. Hassoun, "Electro-thermal analysis of multi-fin devices," IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 16, no. 7, pp. 816–829, Jul. 2008. - [24] E. Pop, R. Dutton, and K. Goodson, "Thermal analysis of ultra-thin body device scaling," in *IEDM Tech. Dig.*, 2003, pp. 36.6.1–36.6.4. - [25] M. Shrivastava, M. Agrawal, J. Aghassi, H. Gossner, W. Molzer, T. Schulz, and V. R. Rao, "On the thermal failure in nanoscale devices: Insight towards heat transport including critical BEOL and design guidelines for robust thermal management & EOS/ESD reliability," in *Proc. Int. Reliab. Phys. Symp.*, 2011, pp. 3F.3.1–3F.3.5. - [26] S. Reggiani, M. Rudan, E. Gnani, and G. Baccarani, "Investigation about the high-temperature impact-ionization coefficient in silicon," in *Proc.* 34th ESSDERC, 2004, pp. 245–248. - [27] M. Valdinoci, D. Ventura, M. C. Vecchi, M. Rudan, G. Baccarani, F. Illien, A. Stricker, and L. Zullino, "Impact-ionization in silicon at large operating temperature," in *Proc. SISPAD*, 1999, pp. 27–30. - [28] H. Gossner, C. Russ, F. Siegelin, J. Schneider, K. Schruefer, T. Schulz, C. Duvvury, C. R. Cleavelin, and W. Xiong, "Unique ESD failure mechanism in a MuGFET technology," in *IEDM Tech. Dig.*, 2006, pp. 1–4. - [29] C.-Y. Chang, T.-L. Lee, C. Wann, L.-S. Lai, H.-M. Chen, C.-C. Yeh, C.-S. Chang, C.-C. Ho, J.-C. Sheu, T.-M. Kwok, F. Yuan, S.-M. Yu, C.-F. Hu, J.-J. Shen, Y.-H. Liu, C.-P. Chen, S.-C. Chen, L.-S. Chen, L. Chen, Y.-H. Chiu, C.-Y. Fu, M.-J. Huang, Y.-L. Huang, S.-T. Hung, J.-J. Liaw, H.-C. Lin, H.-H. Lin, L.-T. S. Lin, S.-S. Lin, Y.-J. Mii, E. Ou-Yang, M.-F. Shieh, C.-C. Su, S.-P. Tai, H.-J. Tao, M.-H. Tsai, K.-T. Tseng, K.-W. Wang, S.-B. Wang, J. J. Xu, F.-K. Yang, S.-T. Yang, and C.-N. Yeh, "A 25-nm gate-length FinFET transistor module for 32 nm node," in *IEDM Tech. Dig.*, 2009, pp. 1–4. - [30] Version 2010.03 Synopsys TCAD suite. - [31] T. Rudenko, N. Collaert, S. De Gendt, V. Kilchytska, M. Jurczak, and D. Flandre, "Effective mobility in FinFET structures with HfO<sub>2</sub> and SiON gate dielectrics and TaN gate electrode," *Microelectron. Eng.*, vol. 80, pp. 386–389, Jun. 2005. - [32] R. Granzner, V. M. Polyakov, F. Schwierz, M. Kittler, R. J. Luyken, W. Rösner, and M. Städele, "Simulation of nanoscale MOSFETs using modified drift-diffusion and hydrodynamic models and comparison with Monte Carlo results," *Microelectron. Eng.*, vol. 83, no. 2, pp. 241–246, Feb. 2006. - [33] Predictive Technology Models. [Online]. Available: www.eas.asu.edu/~ptm - [34] M. Shrivastava, R. Mehta, S. Gupta, N. Agrawal, M. S. Baghini, D. K. Sharma, T. Schulz, K. von Arnim, W. Molzer, H. Gossner, and V. R. Rao, "Toward system on chip (SoC) development using FinFET technology: Challenges, solutions, process co-development & optimization guidelines," *IEEE Trans. Electron Devices*, vol. 58, no. 6, pp. 1597– 1607. Jun. 2011. - [35] Y. Chai, A. Hazeghi, K. Takei, H.-Y. Chen, P. C. H. Chan, A. Javey, and H.-S. P. Wong, "Low-resistance electrical contact to carbon nanotubes with graphitic interfacial layer," *IEEE Trans. Electron Devices*, vol. 59, no. 1, pp. 12–19, Jan. 2012. Mayank Shrivastava (S'09–M'10) received the B.S. degree in engineering from Rajiv Gandhi Technical University, Bhopal, India, in 2006 and the Ph.D. degree from the Indian Institute of Technology (IIT) Bombay, Mumbai, India, in 2010. From April 2008 to October 2008 and, again, from May 2010 to July 2010, he was a Visiting Research Scholar with Infineon Technologies AG, Munich, Germany. From 2010 to 2011, he was with Infineon Technologies, East Fishkill, NY, and with Intel Mobile Communications, Hopewell Junction, NY, as a Senior Electrostatic Discharge (ESD) Engineer for International Semiconductor Development Alliance. He is currently with Intel Mobile Communications Gmbh, Munich. He has over 30 publications in international journals/conferences and is the holder of 12 patents issued or pending in the field of ESD protection, drain-extended MOS devices, fin-shaped field-effect transistors (FETs), tunnel FETs, electrothermal modeling, RF power amplifiers, and nonvolatile memory. He is a Reviewer of the *Japanese Journal of Applied Physics* and *Microelectronics Reliability*. Dr. Shrivastava was a recipient of the India TR35 Award for the year 2010 (Young Innovator Award from MIT Technology Review 35); the 2008 Best Research Paper Award in circuit design category from Intel Corporation Asia Academic Forum; the 2010 Industrial Impact Award from IIT Bombay; the biography publication by the International Biographical Center, Cambridge, U.K., in the 2000 Outstanding Intellectuals of the 21st Century in 2010; the Excellence in Thesis Work for his Ph.D. thesis from IIT Bombay in 2010; and the Infineon Fellowship from 2008 to 2010. He has served as a subcommittee member of 2012 EOS/ESD Symposium and as a Reviewer for various international journals, which include the IEEE TRANSACTIONS ON ELECTRON DEVICES, IEEE ELECTRON DEVICE LETTERS, and IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY. Manish Agrawal, photograph and biography not available at the time of publication. Sunny Mahajan, photograph and biography not available at the time of publication. **Harald Gossner** (M'06–SM'11) received the Dipl.Phys. degree in physics from Ludwig-Maximilians-Universität, Munich, Germany, in 1990 and the Ph.D. degree in electrical engineering from the Universität der Bundeswehr, Munich, in 1995. Recently, he has joined Intel Mobile Communications Gmbh, Munich, where he is currently a Senior Principal Engineer for Electrostatic Discharge (ESD), overseeing the development of robust mobile systems there. For 15 years, he was with Siemens and Infineon Technologies where he worked on the development of ESD protection concepts for bipolar, BiCMOS, and CMOS technologies. He has authored and coauthored more than 80 technical papers and one book in the field of ESD and device physics. He is the holder of 30 patents on the same topic. Dr. Gossner is a member of ESDA and EDS. He was a recipient of the Best Paper Award of EOSESD 2005. Regularly, he is lecturing tutorials at ESREF, IRPS, and EOSESD symposia. He has served in technical program committees of IEDM, EOSESD Symposium, and International ESD Workshop. He currently belongs to the management teams of IEW and EOSESD. In 2006, he became a Cofounder of the Industry Council on ESD Target Levels, where he has been cochairing this committee of 50 leading electronics and IC companies. **Thomas Schulz** received the Dipl.-Ing. and Dr.-Ing. degrees in electrical engineering from the Ruhr-University Bochum, Bochum, Germany, in 1997 and 2001, respectively. In 2000, he joined the Corporate Research Nano Device Group, Infineon Technologies AG, Munich, Germany, where he worked on novel device concepts. From 2004 to 2006, he was a Member of the Technical Staff, Infineon Technologies North America, International Sematech/ATDF, Austin, TX, where he worked on multigate-FET project. In 2006, he joined IMEC, Leuven, Belgium, where he worked on device development projects as a Senior Staff Engineer of Infineon Technologies, Leuven. Since February 1, 2011, he has been with Intel Mobile Communications Gmbh, Munich, Germany. He authored or coauthored over 40 conference and journal publications and has been a holder of over 40 patents in the field of device design with others pending. Mr. Schulz is currently a member of the European ITRS PIDS and ERD working groups. Over the last 10 years, he contributed to several national and international research projects like NANOCMOS, PULLNANO, and UTTER-MOST. He serves as a Reviewer of the IEEE TRANSACTIONS ON ELECTRON DEVICES and IEEE ELECTRON DEVICE LETTERS. **Dinesh Kumar Sharma** (M'98–SM'01) received the Ph.D. degree from the University of Bombay, Mumbai, India. He was with the Solid-State Electronics Group, TIFR, during 1971–1991, except for 1976–1978, when he was a Visiting Scientist with LETI, Grenoble, France, and 1985–1987, when he was with the Microelectronics Center, Research Triangle Park, NC. Since 1991, he has been with the EE Department, Indian Institute of Technology Bombay, Mumbai, where he is currently a Professor and the Head of the department. Over the last 35 years, he has worked in the areas of MOS device modeling, VLSI technology development, VLSI digital system design, mixed-signal design, and RF design. He has also contributed to research in process and device simulation, electrothermal modeling, and characterization of MOS devices. He has published more than 50 papers in reputed journals and conferences on these subjects. He maintains close contact with the microelectronics industry in India. He has designed several ICs for the industry and has conducted training courses for them in the areas of VLSI technology and design. His current interests include RF and mixed-signal VLSIs, asynchronous design, and the effect of technology and device scaling on design architectures and tools. Over the last few years, he has also been working on manpower training in the areas of microelectronics and VLSI design in India. He has served on several committees within the government, which are trying to improve the general level of training in this area. He has also collaborated with the industry and coauthored a widely quoted report with Dr. F. C. Kohli of TCS on this subject. He serves on the editorial board of Pramana, the journal of physics from the Indian Academy of Science. Dr. Sharma is a Fellow of the Institution of Electronics and Telecommunication Engineers (IETE). He was a recipient of the Bapu Sitaram Award of the IETE for Excellence in Research and Development in electronics in 2001. V. Ramgopal Rao (M'98–SM'02) received the M.Tech. degree from the Indian Institute of Technology Bombay (IIT Bombay), Mumbai, India, in 1991 and the Dr.Ing. degree from the Universität der Bundeswehr, Munich, Germany, in 1997. From 1997 to 1998 and, again, in 2001, he was a Visiting Scholar with the Department of Electrical Engineering, University of California, Los Angeles. He currently holds the Institute Chair Professor position with the Department of Electrical Engineering, IIT Bombay, where he is the Chief Investigator for the Centre of Excellence in Nanoelectronics. He has over 300 publications in the area of electron devices and nanoelectronics in refereed international journals and conference proceedings and is the holder of 16 patents issued or pending. Dr. Rao was a recipient of the coveted Shanti Swarup Bhatnagar Prize in Engineering Sciences awarded by the Honorable Prime Minister, Government of India, in 2005 for his work on electron devices. He was also a recipient of the 2004 Swarnajayanti Fellowship Award from the Department of Science and Technology, the 2007 IBM Faculty Award, the 2008 Materials Research Society of India Annual Prize, and the 2009 TechnoMentor Award from the Indian Semiconductor Association. He is an Editor for the IEEE TRANS-ACTIONS ON ELECTRON DEVICES in the CMOS devices and technology area and serves on the editorial boards of various other international journals. He is a Fellow of the Indian National Academy of Engineering, the Indian Academy of Sciences, and the National Academy of Sciences in India. He is a Distinguished Lecturer, IEEE Electron Devices Society, and has served on the program/organizing committees of a large number of international conferences in the area of electron devices. He was a Chairman, IEEE AP/ED Bombay Chapter, during 2002-2003 and currently serves on the executive committee of the IEEE Bombay Section in addition to being the Vice Chair, IEEE Asia-Pacific Regions/Chapters Subcommittee.